High resolution templates for step and flash imprint lithography

D. J. Resnick
W. J. Dauksher
D. Mancini
K. J. Nordquist
E. Ainley
K. Gehoski
J. H. Baker
Physical Sciences Research Laboratories, Motorola Labs
Tempe, Arizona 85284
E-mail: doug.resnick@motorola.com

T. C. Bailey
B. J. Choi
S. Johnson
S. V. Sreenivasan
J. G. Ekerdt
C. G. Willson
University of Texas at Austin
Texas Materials Institute
Austin, Texas 78712

Abstract. Step and flash imprint lithography (SFIL) is an attractive method for printing sub-100 nm geometries. Relative to other imprinting processes SFIL has the advantage that the template is transparent, thereby facilitating conventional overlay techniques. In addition, the imprint process is performed at low pressures and room temperature, minimizing magnification and distortion errors. The purpose of this work was to investigate alternative methods for defining high resolution SFIL templates and study the limits of the SFIL process. Two methods for fabricating templates were considered. The first method used a very thin (<20 nm) layer of Cr as a hard mask. The second fabrication scheme attempts to address some of the weaknesses associated with a solid glass substrate. Because there is no conductive layer on the final template, scanning electron microscopy (SEM) and defect inspection are compromised. By incorporating a conductive and transparent layer of indium tin oxide on the glass substrate, charging is suppressed during SEM inspection, and the transparent nature of the final template is not affected. Using ZEP-520 as the electron imaging resist, features as small as 20 nm were resolved on the templates. Features were also successfully imprinted using both types of templates.

Subject terms: imprint; lithography; template; step; and flash.

Paper JM3 102008 received Apr. 15, 2002; revised manuscript received June 26, 2002; accepted for publication July 1, 2002.

1 Introduction

Step and flash imprint lithography (SFIL) is an attractive method for printing sub-100 nm geometries. Relative to other imprinting processes SFIL has the advantage that the template is transparent, thereby facilitating conventional overlay techniques. In addition, the imprint process is performed at low pressures (2–4 psi) and at room temperature,1 which minimizes magnification and distortion errors.

Early template fabrication schemes started with a 6 in.×6 in.×0.25 in. conventional photomask plate and used established Cr and phase shift etch processes to define features in the glass substrate.2 Although sub-100 nm geometries were demonstrated,3 critical dimension (CD) losses during the etching of the thick Cr layer etch make the fabrication scheme impractical for 1

3

nm features in the glass substrate. 2 Although sub-100 nm geometries were demonstrated,3 critical dimension (CD) losses during the etching of the thick Cr layer etch make the fabrication scheme impractical for 1

nm features in the glass substrate. 2 Although sub-100 nm geometries were demonstrated,3 critical dimension (CD) losses during the etching of the thick Cr layer etch make the fabrication scheme impractical for 1

nm features in the glass substrate. 2 Although sub-100 nm geometries were demonstrated,3 critical dimension (CD) losses during the etching of the thick Cr layer etch make the fabrication scheme impractical for 1

nm features in the glass substrate. 2 Although sub-100 nm geometries were demonstrated,3 critical dimension (CD) losses during the etching of the thick Cr layer etch make the fabrication scheme impractical for 1

nm features in the glass substrate. 2 Although sub-100 nm geometries were demonstrated,3 critical dimension (CD) losses during the etching of the thick Cr layer etch make the fabrication scheme impractical for 1

nm features in the glass substrate. 2 Although sub-100 nm geometries were demonstrated,3 critical dimension (CD) losses during the etching of the thick Cr layer etch make the fabrication scheme impractical for 1

nm features in the glass substrate. 2 Although sub-100 nm geometries were demonstrated,3 critical dimension (CD) losses during the etching of the thick Cr layer etch make the fabrication scheme impractical for 1

nm features in the glass substrate. 2 Although sub-100 nm geometries were demonstrated,3 critical dimension (CD) losses during the etching of the thick Cr layer etch make the fabrication scheme impractical for 1

nm features in the glass substrate. 2 Although sub-100 nm geometries were demonstrated,3 critical dimension (CD) losses during the etching of the thick Cr layer etch make the fabrication scheme impractical for 1

nm features in the glass substrate. 2 Although sub-100 nm geometries were demonstrated,3 critical dimension (CD) losses during the etching of the thick Cr layer etch make the fabrication scheme impractical for 1

nm features in the glass substrate. 2 Although sub-100 nm geometries were demonstrated,3 critical dimension (CD) losses during the etching of the thick Cr layer etch make the fabrication scheme impractical for 1

nm features in the glass substrate. 2 Although sub-100 nm geometries were demonstrated,3 critical dimension (CD) losses during the etching of the thick Cr layer etch make the fabrication scheme impractical for 1

nm features in the glass substrate. 2 Although sub-100 nm geometries were demonstrated,3 critical dimension (CD) losses during the etching of the thick Cr layer etch make the fabrication scheme impractical for 1

nm features in the glass substrate. 2 Although sub-100 nm geometries were demonstrated,3 critical dimension (CD) losses during the etching of the thick Cr layer etch make the fabrication scheme impractical for 1

nm features in the glass substrate. 2 Although sub-100 nm geometries were demonstrated,3 critical dimension (CD) losses during the etching of the thick Cr layer etch make the fabrication scheme impractical for 1

nm features in the glass substrate. 2

Experimental Details

In order to quickly establish baseline conditions, initial experiments were run on either 100 mm Pyrex 7740 wafers or 150 mm quartz wafers. Sumitomo NEB-22 negative resist was exposed on a Leica VB6 system operating at 100 kV. Features were exposed using a 5 nm address grid. The resist process used has been described previously.5 Subsequent template development was done on 6 in.×6 in.×0.25 in. plates. Because it is difficult to uniformly heat a thick quartz substrate, NEB-22 resist was replaced with ZEP-520, a high resolution, nonchemically amplified positive electron resist available from the Zeon Corporation.6 Cr was deposited in a MRC 603 dc magnetron load locked sputtering system. A 1200 W, 35 mTorr process run in single pass mode was employed. The first test samples of ITO were supplied by Silicon Quest, and were dc sputtered at a power of 1 kW in 100% Ar at a pressure of 8 mTorr. Subsequent development was done internally in a customized rf sputter system operating at a power of 100 W and an Ar/O2 pressure of 6 mTorr. The films were then annealed at

a temperature exceeding 250 °C for 1 h in order to further improve optical transmission and conductivity, and plasma enhanced chemical vapor deposition (PECVD) oxide was deposited in a Novellus Concept 1 system at a temperature of 250 °C. All pattern transfer experiments were performed in a Unaxis VLR system. A chlorine and oxygen mixture was used to etch the Cr films. A CHF₃ based etch was used to pattern transfer into the SiO₂ materials.

CD measurements and top down micrographs were taken with a Hitachi S7800 CD-SEM equipped with a cold cathode source and an automated pattern recognition system. The repeatability of the CD-SEM is 3.5 nm (3σ) for line measurements and 1.4 nm (3σ) for pitch. Cross-sectioned images were obtained with a Hitachi S4500 SEM operating at 5 kV.

3 Thin Cr Process

3.1 Template Results

To minimize CD loss Cr film, layers as thin as 10 nm were deposited on 150 mm quartz wafers. In earlier work, 180 nm thick NEB-22 resist was exposed on the VB6 and served as the hard mask for the pattern transfer of the Cr.⁸ The Cr was then used as the hard mask for transfer of the image into the quartz. Following the quartz etch, the remaining resist and Cr were stripped away, thereby producing a final template. Typical etch depths into the quartz were 100 nm. A schematic of the process is depicted in Fig. 1. No discernable shift in CD was detected after etching of both the Cr and quartz. After stripping the resist and Cr, the template was coated with a 5 nm blanket film of Cr (to avoid charging in the SEM) and measured again. A 10 nm shift was observed, and is most likely a consequence of the blanket charge reduction layer.

The current SFIL template form factor is 1.0 in.×1.0 in.×0.25 in. In order to print with templates fabricated from wafers, described above, it was necessary to cut a section from the wafer and epoxy the sample to a quartz blank. It is not possible to maintain template surface flatness with this procedure, and several fringes were easily observed in the etch barrier after printing, indicating a non-uniform imprint field. To eliminate this effect, the processing migrated to a conventional 6 in.×6 in.×0.25 in. quartz plate.

The most pressing issue associated with processing on quartz plates is the resist process. Because the quartz is a poor thermal conductor, it is difficult to obtain good temperature uniformity across the plate. This is particularly so for a chemically amplified resist such as NEB-22, since CD control is sensitive to the postexposure bake process. A CD shift of 7 nm/°C is typical.⁹ To avoid this problem and attempt to obtain smaller features on the finished template, and to minimize line edge roughness, a switch was made to ZEP-520.

ZEP-520 is a positive chain-scission-type resist consisting of copolymers of α-chloromethacrylate and α-methylstyrrene. A variety of developers have successfully been used, and excellent resolution has previously been demonstrated. In order to obtain good resolution and minimize swelling, a 50/50 mix of methylisobutylketone (MIBK) and isopropyl alcohol (IPA) was chosen for this study. Typical exposure doses for a 100 kV system range between 500 and 1000 μC/cm². Examples of 30 and 40 nm features exposed in 180 nm of ZEP-520 are depicted in Fig. 2.

Resist latitude is depicted in Fig. 3. Below 600 μC/cm², the smaller features were not completely resolved. At 600 μC/cm², measured CDs exceeded the coded values by approximately 10 nm.

The template exposure and pattern transfer process consisted of exposure and development of the ZEP-520, followed by an oxygen descum, Cr etch, resist strip, quart
etch, and a Cr wet etch. It is interesting to note that it was necessary to remove the resist prior to the quartz etch. If left in place during the CHF$_3$ based quartz etch, the amount of polymer deposited during the etch process is substantial enough to impact the fidelity of the quartz features. Additional amounts of oxygen may be necessary to minimize polymer formation. The process sequence for several feature sizes is shown in Fig. 4. The exposure dose for each case was 600 $\mu$C/cm$^2$. The etch depth of the quartz was approximately 120 nm.

At higher exposure doses, the 20 nm features were also resolved, although defects were observed in the final quartz etch. Resolution of these features was surprising, since the aspect ratio of the resist feature was approximately 9:1. An example of 20 nm trenches is depicted in Fig. 5.

It is apparent that there is minimal change in CD throughout the entire pattern transfer process. We attribute this to the good etch resistance of the ZEP-520, the reduced thickness of the Cr hard mask, and the anisotropic nature of the quartz etch. The actual breakdown of each process step is shown in Table 1. The deviations from the initial resist CD for the 100, 60, 40, and 30 nm features are shown for each pattern transfer step. The final CD for each feature

![Fig. 3](image3.png) Feature size as a function of the exposure dose for 180 nm thick ZEP-520 resist.

![Fig. 5](image5.png) 20 nm trenches etched in the quartz template. The electron-beam exposure doses for (a) and (b) were 600 and 800 $\mu$C/cm$^2$, respectively. The trench size measured ranged from 20 to 25 nm.

![Fig. 4](image4.png) Pattern transfer sequence for 60 (row 1), 40 (row 2), and 30 nm (row 3) trenches. The lines between the trenches are 100 nm.
size is smaller than the resist CD on average by about 5 nm. It is also observed that the difference is largest for the smallest features measured. As an example, the coded 30 nm trenches were originally measured as 41 nm. The final feature size after the quartz etch was 33 nm. It is not clear, however, whether this behavior is related to processing or measurement, or both. More data and cross-sectional SEM images will be required to better understand this trend.

### 3.2 Printing Results

A 248 nm Ultratech stepper was converted to function as an imprint step and repeat tool, and has been detailed previously. Templates and wafers were loaded and unloaded manually. Printing operations, including x–y positioning of the wafer, dispensing etch barrier liquid, z translation of the template to close the gap between the template and wafer, UV curing of the etch barrier, and controlled separation are all automated and controlled with a LabView interface. The system is currently configured to handle 1 in.×1 in.×0.25 in. templates. A custom saw process was used to cut the original photomask plate into templates compatible with the printing system.

The SFIL etch barrier solution is a solventless, low viscosity, UV curable solution that contains a combination of organic and organosilicon acrylate monomers, and a photoinitiator. The formulation used in these

### Table 1  Measured feature size for each pattern transfer step. The final feature sizes are somewhat smaller than the measured resist feature. L/S is line/space pattern; all values are in nm.

<table>
<thead>
<tr>
<th>Process</th>
<th>Resist descum</th>
<th>150 Å Cr</th>
<th>Resist strip</th>
<th>Quartz etch</th>
<th>Cr strip (final)</th>
</tr>
</thead>
<tbody>
<tr>
<td>L/S Pattern</td>
<td>150 Å Cr</td>
<td>Resist</td>
<td>Quartz etch</td>
<td>Cr strip</td>
<td></td>
</tr>
<tr>
<td>100/100</td>
<td>122</td>
<td>1.7</td>
<td>122.5 2.2</td>
<td>129.5 9.2</td>
<td>119.2 −1.1 118.5 −1.8</td>
</tr>
<tr>
<td>60/100</td>
<td>72.8</td>
<td>−0.2</td>
<td>71.7 0.4</td>
<td>78.2 6.9</td>
<td>67.4 −3.9 66.4 −4.9</td>
</tr>
<tr>
<td>40/100</td>
<td>50.9</td>
<td>1.6</td>
<td>45.7 −3.6</td>
<td>51.9 2.6</td>
<td>40.2 −9.1 43.2 −6.1</td>
</tr>
<tr>
<td>30/100</td>
<td>40.1</td>
<td>−0.6</td>
<td>38.2 −2.5</td>
<td>38.9 −1.8</td>
<td>31.6 −9.1 32.9 −7.8</td>
</tr>
</tbody>
</table>

Fig. 6  (a) Semidense 60, 40, 30, and 20 nm lines. (b) 30 nm printed lines from four different die.

Fig. 7  Cross-sectional SEM images for (left to right) 50, 40, 30, and 20 nm semidense lines.
experiments consisted of 96% (w/w) 1,3-bis(3-
-methacryloxypropyl)tetramethyldisiloxane (Gelestand 4% 
2-hydrozy-2-methyl-1-phenyl-propane-1 (Clba). The 
template was imprinted on approximately 100 nL of this 
solution, and the stack was illuminated through the template 
backside using a 500 W Oriel Hg arc lamp. After comple-
tion of the photocuring process, the template was with-
drawn from the substrate.

Imprinting results are shown in Fig. 6(a), which depicts 
semidense lines with dimensions of 60, 40, 30, and 20 nm. 
The break in the 20 nm lines is a consequence of both the 
fidelity of the template and the high aspect ratio of the 
features. An example of the repeatability of the SFIL pro-
cess is shown in Fig. 6(b). Depicted are 30 nm lines result-
ing from four different imprints. A very small butting error 
(on the order of a few nanometers) is visible in the leftmost 
line and is observed in each imprint.

Cross-sectional SEM examples are shown in Fig. 7. 
Again, pattern fidelity is excellent for features as small as 
30 nm. The 20 nm lines, although resolved, show evidence of 
collapse, a consequence of the 6:1 aspect ratio of the 
trenches present in the template.

4 ITO/Oxide Templates

4.1 ITO/Oxide Pattern Transfer Process

Although it is possible to resolve very small features using 
the process described in Sec. 3, the final templates have 
some potentially serious limitations. The height of a feature 
on a printed wafer becomes a function of the quartz etch. It 
is well known that microloading effects during an etch pro-
cess cause variations in the etch rate that are a function of 
feature size. In addition, because the previous process pro-
duces a template with features defined directly in the 
quartz, it is difficult to use electron-beam techniques to 
inspect the final template. It is also difficult to optically 
measure image placement with this format. By incorporat-
ing a transparent conducting oxide, such as ITO into the 
template, all the problems described above can be ad-
dressed. The process necessary to produce this type of tem-
plate is depicted schematically in Fig. 8.

A sputter deposited ITO film is placed directly on the 
quartz plate, followed by a PECVD SiO₂ film. The thick-
ness of the SiO₂, which determines the imprinted feature 
height, is determined by the aspect ratio required during 
SFIL imprinting and subsequent etching. The SiO₂ is then 
coated with an e-beam resist. The resist is patterned and 
subsequently used as an etch mask for SiO₂ pattern trans-
ferral. Because fluorine forms no volatile products with either 
indium or tin, the ITO serves as an excellent etch stop. The 
ITO remains part of the template and serves as a contrast 
material for inspection.

Previous work has demonstrated the viability of the pat-
tern transfer process. Examples of 70 and 100 nm images 
on a template using NEB-22 as the electron beam imaging 
resist are depicted in Fig. 9.

The transparent conducting oxide, ITO in this case, must 
satisfy a large number of criteria to be successfully imple-
mented. The material must be transparent at 365 nm 
in order to allow polymerization the etch barrier layer during 
the SFIL imprinting process, but be reflective enough at 
780 nm to allow the laser height sensor system of the VB6 
to locate the template surface during template exposure. 
The resistivity must be low enough to allow e-beam writing
and template inspection without charging. Additionally, the ITO must have minimal surface roughness, possess sufficient adhesion to SiO$_2$ to withstand the imprint process, and be compatible with the release layer that is applied to the template prior to imprinting. Finally, stress in both the ITO and SiO$_2$ films must be minimized in order to avoid image placement errors and deviations in template flatness.

ITO samples were initially obtained from Silicon Quest. A parallel effort was also started in-house to develop an ITO deposition process. By optimizing the deposition parameters, it is now possible to obtain high conductivity ITO must have minimal surface roughness, possess sufficient adhesion to SiO$_2$ to withstand the imprint process, and be compatible with the release layer that is applied to the template prior to imprinting. Finally, stress in both the ITO and SiO$_2$ films must be minimized in order to avoid image placement errors and deviations in template flatness.

ITO samples were initially obtained from Silicon Quest. A parallel effort was also started in-house to develop an ITO deposition process. By optimizing the deposition parameters, it is now possible to obtain high conductivity ITO/SiO$_2$ films. New work will also be started to examine the issues associated with fabricating simple devices.

**Acknowledgments**

The authors gratefully acknowledge Steve Smith, Dolph Rios, Eric Newlin, David Standfast, and Mario Meissl for process help. They would also like to thank Lyndi Noetzel, Lester Casoose, Kathy Palmer, Diane Convey, Andy Hooper, and Alec Talin for their characterization work. Finally, the authors thank Laura Siragusa and Jim Prendergast for their support. This work was partially funded by DARPA (BAA 01-08/01-8964 and MDA972-97-1-0010) and SRC (96-DC-460).

**References**


---

**Fig. 11** SEM images of sub-100 nm features obtained using an ITO-based template. Even at critical dimensions of 65 nm (right), the etch barrier maintains good fidelity.